Digital Electronics Quiz Vol- 2

This is the Digital electronics quiz vol- 2 which is more advanced than Digital Electronics Quiz-1. This is a bit more advanced version of it. Enjoy the Quiz game there will be 50 questions.

Please enter your email:

1. A PLA is similar to a ROM in concept except that ______

 
 
 
 

2. Which type of device FPGA are?

 
 
 
 

3. How is a J-K flip-flop made to toggle?

 
 
 
 

4. lf,  A and B are the inputs of a half adder, the carry is given by

 
 
 
 

5. In an S-R Flip-Flop, Q output is set to logic 1 by applying logic 0 to the _____.

 
 
 
 

6. In FPGA, vertical and horizontal directions are separated by __________

 
 
 
 

7. An S-R Flip-Flop has 2 inputs marked ______& ______ and two outputs __&__.

 
 
 
 

8. A modulus-10 counter must have _____

 
 
 
 

9. In D flip-flop, if clock input is LOW, the D input ______

 
 
 
 

10. When the J and K inputs are low, the state of the outputs Q and Q’ are

 
 
 
 

11. _____ input in an S-R Flip-Flop resets the flip-flop to its original value with an output Q, that will be at Logic ‘0’ or ‘1’ depending upon the set/reset condition.

 
 
 
 

12. The SR flip-flop can be considered as a ___ memory

 
 
 
 

13. Why do the D flip-flops are said to be as Data Flip-flops’?

 
 
 
 

14. In serial shifting method, data shifting occurs ______

 
 
 
 

15. A register can be defined as ______

 
 
 
 

16. On a master-slave flip-flop, when is the master enabled?

 
 
 
 

17. Why is the extent of propagation delay in synchronous counter much lesser than that of the asynchronous counter?

 

 
 
 
 

18. What amongst the following is faster in operation?

 
 
 
 

19. Schmitt trigger can be used as

 
 
 
 

20. Basic S-R flip-flop can be constructed by cross-coupling of which basic logic gates?

 
 
 
 

21. In D flip-flop, if clock input is HIGH & D=1, then output is ______[quads id=1]

Hint

D-Flip-Flop-Circuit

 
 
 
 

22. If A, B, and C are the inputs of a full adder then the sum is given by ______

 
 
 
 

23. A shift register is defined as ______

 
 
 
 

24. A counter circuit is usually made up of _____

 
 
 
 

25. Which sequential circuits are used for counting pulses?

 
 
 
 

26. A D flip-flop utilizing a PGT clock is in the CLEAR state. Which of the following input actions will cause it to change states?

 
 
 
 

27. Set pin going high in SR flip flop causes the output to go to

 
 
 
 

28. The output of Up counters goes on increasing due to _____

 
 
 
 

29. How many types of registers available?

 
 
 
 

30. The process to activate a Flip-Flop is______

 
 
 
 

31. A register that is used to store binary information is called a ________.

 
 
 
 

32. The main difference between a register and a counter is ______

 
 
 
 

33. The register is a type of ________

 
 
 
 

34. The inputs in the PLD is given through _______

 
 
 
 

35. Which flip flops serve to be the fundamental building blocks of counters?

 
 
 
 

36. In DOWN-counter, each flip-flop is triggered by _______

 
 
 
 

37. UP-DOWN counter is a combination of _______

 
 
 
 

38. _____ input in an S-R Flip-Flop resets the flip-flop to its original value with an output Q, that will be at Logic ‘0’ or ‘1’ depending upon the set/reset condition.

 
 
 
 

39. A feature that distinguishes the J-K flip-flop from the D flip-flop is the

 
 
 
 

40. In which operation carry is obtained?

 
 
 
 

41. Define trigger pulse?

 
 
 
 

42. In SR flip-flop, ‘S’ stands for:

 
 
 
 

43. In an UP-counter, each flip-flop is triggered by _______

 
 
 
 

44. If the number of states in a counter are 2n, then the value of ‘n’ is ______

 
 
 
 

45. How many AND, OR and EXOR gates are required for the configuration of full adder?

 
 
 
 

46. JK flip flop has _____

 
 
 
 

47. Total number of inputs in a half adder is _____

 
 
 
 

48.  The D flip-flop has _______ input.

 
 
 
 

49. Three decade counter would have _______

 
 
 
 

50. D flip-flop can be made from a J-K flip flop by making

 
 
 
 

Question 1 of 50