Digital Electronics Quiz Vol- 2

This is the Digital electronics quiz vol- 2 which is more advanced than Digital Electronics Quiz-1. This is a bit more advanced version of it. Enjoy the Quiz game there will be 50 questions.

Please enter your email:

1. lf,  A and B are the inputs of a half adder, the carry is given by

 
 
 
 

2. An S-R Flip-Flop has 2 inputs marked ______& ______ and two outputs __&__.

 
 
 
 

3. The inputs in the PLD is given through _______

 
 
 
 

4. In D flip-flop, if clock input is HIGH & D=1, then output is ______[quads id=1]

Hint

D-Flip-Flop-Circuit

 
 
 
 

5. Why do the D flip-flops are said to be as Data Flip-flops’?

 
 
 
 

6. A counter circuit is usually made up of _____

 
 
 
 

7. How many AND, OR and EXOR gates are required for the configuration of full adder?

 
 
 
 

8. The main difference between a register and a counter is ______

 
 
 
 

9. The output of Up counters goes on increasing due to _____

 
 
 
 

10. Which type of device FPGA are?

 
 
 
 

11. In SR flip-flop, ‘S’ stands for:

 
 
 
 

12. Which flip flops serve to be the fundamental building blocks of counters?

 
 
 
 

13. Define trigger pulse?

 
 
 
 

14. Total number of inputs in a half adder is _____

 
 
 
 

15. If A, B, and C are the inputs of a full adder then the sum is given by ______

 
 
 
 

16. Set pin going high in SR flip flop causes the output to go to

 
 
 
 

17. In serial shifting method, data shifting occurs ______

 
 
 
 

18. A register can be defined as ______

 
 
 
 

19. How is a J-K flip-flop made to toggle?

 
 
 
 

20. A shift register is defined as ______

 
 
 
 

21. A feature that distinguishes the J-K flip-flop from the D flip-flop is the

 
 
 
 

22. D flip-flop can be made from a J-K flip flop by making

 
 
 
 

23. When the J and K inputs are low, the state of the outputs Q and Q’ are

 
 
 
 

24. Which sequential circuits are used for counting pulses?

 
 
 
 

25. What amongst the following is faster in operation?

 
 
 
 

26. A PLA is similar to a ROM in concept except that ______

 
 
 
 

27. The process to activate a Flip-Flop is______

 
 
 
 

28. If the number of states in a counter are 2n, then the value of ‘n’ is ______

 
 
 
 

29. _____ input in an S-R Flip-Flop resets the flip-flop to its original value with an output Q, that will be at Logic ‘0’ or ‘1’ depending upon the set/reset condition.

 
 
 
 

30. UP-DOWN counter is a combination of _______

 
 
 
 

31. How many types of registers available?

 
 
 
 

32. A modulus-10 counter must have _____

 
 
 
 

33. JK flip flop has _____

 
 
 
 

34. The register is a type of ________

 
 
 
 

35. The SR flip-flop can be considered as a ___ memory

 
 
 
 

36. In an UP-counter, each flip-flop is triggered by _______

 
 
 
 

37. In an S-R Flip-Flop, Q output is set to logic 1 by applying logic 0 to the _____.

 
 
 
 

38. A register that is used to store binary information is called a ________.

 
 
 
 

39. In D flip-flop, if clock input is LOW, the D input ______

 
 
 
 

40. _____ input in an S-R Flip-Flop resets the flip-flop to its original value with an output Q, that will be at Logic ‘0’ or ‘1’ depending upon the set/reset condition.

 
 
 
 

41. In DOWN-counter, each flip-flop is triggered by _______

 
 
 
 

42. A D flip-flop utilizing a PGT clock is in the CLEAR state. Which of the following input actions will cause it to change states?

 
 
 
 

43. Three decade counter would have _______

 
 
 
 

44. Why is the extent of propagation delay in synchronous counter much lesser than that of the asynchronous counter?

 

 
 
 
 

45. Schmitt trigger can be used as

 
 
 
 

46. In which operation carry is obtained?

 
 
 
 

47. On a master-slave flip-flop, when is the master enabled?

 
 
 
 

48.  The D flip-flop has _______ input.

 
 
 
 

49. Basic S-R flip-flop can be constructed by cross-coupling of which basic logic gates?

 
 
 
 

50. In FPGA, vertical and horizontal directions are separated by __________

 
 
 
 

Question 1 of 50